Difference between revisions of "AXIOM Gamma"

From apertus wiki
Jump to: navigation, search
m
m
Line 8: Line 8:
* It was felt that the AXIOM Beta's potential hadn't been fully realised. In other words, if development was focused on the smaller form factor camera it may one day pave the way for refining software with the AXIOM Gamma in mind, that the Beta could be made far more powerful than we had at first thought.
* It was felt that the AXIOM Beta's potential hadn't been fully realised. In other words, if development was focused on the smaller form factor camera it may one day pave the way for refining software with the AXIOM Gamma in mind, that the Beta could be made far more powerful than we had at first thought.
* It was the AXIOM Beta that had been crowdfunded. This meant that our obligation was to those who backed the Beta's research and development, and to the criteria that the campaign centered around.
* It was the AXIOM Beta that had been crowdfunded. This meant that our obligation was to those who backed the Beta's research and development, and to the criteria that the campaign centered around.
----


==Module Block Diagram==
==Module Block Diagram==
[[File:Gamma_Moduleblock_diagram.png|800px]]
[[File:Gamma_Moduleblock_diagram.png|800px]]
----


==Optical Modules==
==Optical Modules==
===Lens Mount Module (LMM)===
----




===Lens Mount Module (LMM)===
=== Optical Filter Module (OFM)===
=== Optical Filter Module (OFM)===
Optional.
Optional.
----


=== Image Sensor Module (ISM)===
=== Image Sensor Module (ISM)===
[[File:AXIOM-Gamma-Sensor-BoardPeltier.png|500px]]
[[File:AXIOM-Gamma-Sensor-BoardPeltier.png|500px]]
[[File:AXIOM-Gamma-Sensor-Board.png|500px]]
[[File:AXIOM-Gamma-Sensor-Board.png|500px]]
Line 32: Line 50:
* passive: Copper heatpipes
* passive: Copper heatpipes
* active: Peltier element behind sensor (see below)
* active: Peltier element behind sensor (see below)


'''Peltier:'''
'''Peltier:'''
Line 42: Line 61:


Water condensation within the electronics on the cool Peltier side, requirement of sealing -> increased complexity of manufacturing, design, maintenance, repairs, etc.
Water condensation within the electronics on the cool Peltier side, requirement of sealing -> increased complexity of manufacturing, design, maintenance, repairs, etc.


'''Conclusion:'''
'''Conclusion:'''


Sensor front end module without Peltier element for general usage, one version with Peltier element for people who are aware of the implications and/or for experimentation purposes
Sensor front end module without Peltier element for general usage, one version with Peltier element for people who are aware of the implications and/or for experimentation purposes
----




====Sensor Frontend Board (SFB)====
====Sensor Frontend Board (SFB)====
----


====Frontend Connector Board (FCB)====
====Frontend Connector Board (FCB)====
----


==Front Module==
==Front Module==
===Pre-Processing Module (PPM)===
===Pre-Processing Module (PPM)===
Sensor access is implemented by using a Xilinx Kintex-7 160T FPGA.
Sensor access is implemented by using a Xilinx Kintex-7 160T FPGA.


Captures raw image date from the sensor and responsible for general “raw” processing of the sensel (image sensor pixel) values, e.g. spatial and temporal binning of the raw data if lower resolutions and/or frame rates are desired in subsequent processing steps.
Captures raw image date from the sensor and responsible for general “raw” processing of the sensel (image sensor pixel) values, e.g. spatial and temporal binning of the raw data if lower resolutions and/or frame rates are desired in subsequent processing steps.


'''Board-To-Board Connection (B2B)'''
'''Board-To-Board Connection (B2B)'''
Line 63: Line 97:


For sensor adjustment a PCIE Riser card can be used to detach the PPM and the ISM from the Body and still access the set screws.
For sensor adjustment a PCIE Riser card can be used to detach the PPM and the ISM from the Body and still access the set screws.


==Body==
==Body==
===Backplane===
===Backplane===
Connects PPM, CPM and HSIOMs via high-speed serial links and LSIOM via low-speed links.
Connects PPM, CPM and HSIOMs via high-speed serial links and LSIOM via low-speed links.


Line 71: Line 108:


The Backplane contains a muxed JTAG interface to allow debugging of all add-on boards via a central connector.
The Backplane contains a muxed JTAG interface to allow debugging of all add-on boards via a central connector.
----
===Core Processing Module (CPM)===
===Core Processing Module (CPM)===
Most likely a Zynq 7030 FPGA + dual ARM core System on Chip (SoC).
Most likely a Zynq 7030 FPGA + dual ARM core System on Chip (SoC).
----
===2x High Speed I/O Module Slots (HSIOM)===
===2x High Speed I/O Module Slots (HSIOM)===
Also called High Speed Module
Also called High Speed Module


Line 81: Line 130:


Connections are typically 4 lanes, either connected directly or via a high-speed mux. The theoretically achievable data-rate would be 10Gbps per lane (the limit of the mux, allthough the FPGA transceivers are not much faster), but the practically reachable data rate will likely be lower depending on EMI-performance, power-consumption and board losses. For a 4K raw image stream, only a fraction of the theoretical speed is needed.
Connections are typically 4 lanes, either connected directly or via a high-speed mux. The theoretically achievable data-rate would be 10Gbps per lane (the limit of the mux, allthough the FPGA transceivers are not much faster), but the practically reachable data rate will likely be lower depending on EMI-performance, power-consumption and board losses. For a 4K raw image stream, only a fraction of the theoretical speed is needed.
----


===Cooling Bay (CB)===
===Cooling Bay (CB)===
Cooling will be done as Module (Central heatsink plus fan).
Cooling will be done as Module (Central heatsink plus fan).


The backplane needs to account for that as it will have to go “around” the Cooling Bay.
The backplane needs to account for that as it will have to go “around” the Cooling Bay.
----


===Low Speed Bridge (LSB)===
===Low Speed Bridge (LSB)===
Finger on backplane and PCIE-164 connector on LSIO Bridge.
Finger on backplane and PCIE-164 connector on LSIO Bridge.
----




==Stackmodules==
==Stackmodules==
Docking to LSB
Docking to LSB
----


===Low Speed IO Modules (LSIOM)===
===Low Speed IO Modules (LSIOM)===
No high-speed access to raw image data stream, but are connected to CPM and PPM via multiple LVDS lanes to allow medium-rate traffic (1-2 Gbps total shared across all LSIOMs).  
No high-speed access to raw image data stream, but are connected to CPM and PPM via multiple LVDS lanes to allow medium-rate traffic (1-2 Gbps total shared across all LSIOMs).  


Typical examples: Audio, Timecode, Trigger or Genlock inputs/outputs, Gyroscopes, Accelerometers, GPS modules.
Typical examples: Audio, Timecode, Trigger or Genlock inputs/outputs, Gyroscopes, Accelerometers, GPS modules.
----




===Battery Mount===
===Battery Mount===
Last LSIOM in stack.
Last LSIOM in stack.
----


=Software=
=Software=
Line 110: Line 186:


Zynq provides 1080p30 (or 1080p60 if bandwidth allows) stream via four LVDS lanes to a LSIOM with a NVIDIA Tegra K1 chip to further distribute the stream over AOSP, eg. an HDMI to be viewed on an external screen (preferrably with touchscreen support). Communication between Zynq and Tegra happens over Serial Protocol Interface (SPI).
Zynq provides 1080p30 (or 1080p60 if bandwidth allows) stream via four LVDS lanes to a LSIOM with a NVIDIA Tegra K1 chip to further distribute the stream over AOSP, eg. an HDMI to be viewed on an external screen (preferrably with touchscreen support). Communication between Zynq and Tegra happens over Serial Protocol Interface (SPI).


Tegra K1 for encoding to 1080p60, SPI between K1 and Zynq, as Zynq has no GPU to encode on and it would take too much capacities from the CPU on dedicated LSIOM.
Tegra K1 for encoding to 1080p60, SPI between K1 and Zynq, as Zynq has no GPU to encode on and it would take too much capacities from the CPU on dedicated LSIOM.
Line 117: Line 192:
- made by GE (too expensive)
- made by GE (too expensive)
- made by Toradex (Open Source baseboard)
- made by Toradex (Open Source baseboard)
To save up bandwidth on the lanes themselves and processing power of the Zynq, another possibility would be a dedicated raw stream to the Android module and debayer it with CUDA/OpenGL.




To save up bandwidth on the lanes themselves and processing power of the Zynq, another possibility would be a dedicated raw stream to the Android module and debayer it with CUDA/OpenGL.
----
 


===Android Software===
===Android Software===
Line 129: Line 207:
The downscaled stream from the Zynq fakes being a standard camera, but without direct controls. Sensor configuration should always be done via Zynq.
The downscaled stream from the Zynq fakes being a standard camera, but without direct controls. Sensor configuration should always be done via Zynq.
A partial sensor control will be achieved via a SPI connection between K1 and Zynq.
A partial sensor control will be achieved via a SPI connection between K1 and Zynq.
----


==Deliverables==
==Deliverables==
Line 167: Line 249:




----






This page is work in progress.
This page is work in progress.
----


==Mandatory on all publications==
==Mandatory on all publications==

Revision as of 19:34, 6 November 2017

AXIOM-Intermediate-Review-50.jpg

1 Project Overview

In the interest of clarity it should be noted as you browse these entries (and those on other pages) that the AXIOM Gamma has been shelved for the time being. This means that, whilst we think there is scope for further development of the camera, this research may not recommence until some way into the future. There are three reasons for this:

  • We found that the AXIOM Gamma was going to be very expensive to produce and in-turn purchase.
  • It was felt that the AXIOM Beta's potential hadn't been fully realised. In other words, if development was focused on the smaller form factor camera it may one day pave the way for refining software with the AXIOM Gamma in mind, that the Beta could be made far more powerful than we had at first thought.
  • It was the AXIOM Beta that had been crowdfunded. This meant that our obligation was to those who backed the Beta's research and development, and to the criteria that the campaign centered around.




2 Module Block Diagram

Gamma Moduleblock diagram.png




3 Optical Modules

3.1 Lens Mount Module (LMM)



3.2 Optical Filter Module (OFM)

Optional.




3.3 Image Sensor Module (ISM)

AXIOM-Gamma-Sensor-BoardPeltier.png AXIOM-Gamma-Sensor-Board.png

The image sensor in the AXIOM Gamma will be mechanically adjustable in dimensions of flange focal distance (back focus = Z-axis), a shift in XY-axes and XYZ rotation.

For creating space for the heatpipes and decoupling the image sensor from the rest of the module two rigid-flex PCBs are added to the existing designs. The rigid part of the rigid-flex PCB will be screwed to the back of the module exposing the connectors to the back.


Two cooling options:

  • passive: Copper heatpipes
  • active: Peltier element behind sensor (see below)


Peltier:

Usage of a Peltier-element proves to be problematic:

High power consumption renders mobile usages inefficient

Power consumption within the Peltier generates more additional heat

Water condensation within the electronics on the cool Peltier side, requirement of sealing -> increased complexity of manufacturing, design, maintenance, repairs, etc.


Conclusion:

Sensor front end module without Peltier element for general usage, one version with Peltier element for people who are aware of the implications and/or for experimentation purposes




3.3.1 Sensor Frontend Board (SFB)



3.3.2 Frontend Connector Board (FCB)



4 Front Module

4.1 Pre-Processing Module (PPM)

Sensor access is implemented by using a Xilinx Kintex-7 160T FPGA.

Captures raw image date from the sensor and responsible for general “raw” processing of the sensel (image sensor pixel) values, e.g. spatial and temporal binning of the raw data if lower resolutions and/or frame rates are desired in subsequent processing steps.


Board-To-Board Connection (B2B)

Finger on backplane and PCIE-164 connector on PPM.

For sensor adjustment a PCIE Riser card can be used to detach the PPM and the ISM from the Body and still access the set screws.


5 Body

5.1 Backplane

Connects PPM, CPM and HSIOMs via high-speed serial links and LSIOM via low-speed links.

Backplane circuitry include the power consumption measurement and management of an external Battery and also hot-plug detection and powering of the modules.

The Backplane contains a muxed JTAG interface to allow debugging of all add-on boards via a central connector.




5.2 Core Processing Module (CPM)

Most likely a Zynq 7030 FPGA + dual ARM core System on Chip (SoC).




5.3 2x High Speed I/O Module Slots (HSIOM)

Also called High Speed Module

Generally used for storage, input or output of high-speed signals. Typical examples would be SSD storage, HDMI/SDI output or SDI input.

For this reason, the HSIOMs have dedicated high-speed access to the preprocessed image data coming from the PPM and the processed Data from the CPM.

Connections are typically 4 lanes, either connected directly or via a high-speed mux. The theoretically achievable data-rate would be 10Gbps per lane (the limit of the mux, allthough the FPGA transceivers are not much faster), but the practically reachable data rate will likely be lower depending on EMI-performance, power-consumption and board losses. For a 4K raw image stream, only a fraction of the theoretical speed is needed.




5.4 Cooling Bay (CB)

Cooling will be done as Module (Central heatsink plus fan).

The backplane needs to account for that as it will have to go “around” the Cooling Bay.




5.5 Low Speed Bridge (LSB)

Finger on backplane and PCIE-164 connector on LSIO Bridge.




6 Stackmodules

Docking to LSB




6.1 Low Speed IO Modules (LSIOM)

No high-speed access to raw image data stream, but are connected to CPM and PPM via multiple LVDS lanes to allow medium-rate traffic (1-2 Gbps total shared across all LSIOMs).

Typical examples: Audio, Timecode, Trigger or Genlock inputs/outputs, Gyroscopes, Accelerometers, GPS modules.




6.2 Battery Mount

Last LSIOM in stack.




7 Software

7.1 Android

7.1.1 Android Hardware

Zynq provides 1080p30 (or 1080p60 if bandwidth allows) stream via four LVDS lanes to a LSIOM with a NVIDIA Tegra K1 chip to further distribute the stream over AOSP, eg. an HDMI to be viewed on an external screen (preferrably with touchscreen support). Communication between Zynq and Tegra happens over Serial Protocol Interface (SPI).

Tegra K1 for encoding to 1080p60, SPI between K1 and Zynq, as Zynq has no GPU to encode on and it would take too much capacities from the CPU on dedicated LSIOM.

For faster prototyping, several readymade modules can be used: - made by GE (too expensive) - made by Toradex (Open Source baseboard)

To save up bandwidth on the lanes themselves and processing power of the Zynq, another possibility would be a dedicated raw stream to the Android module and debayer it with CUDA/OpenGL.




7.1.2 Android Software

As the Zynq will generate a scaled down 1080p30 version of the sensor image, it will also be sent to a new LSIOM running AOSP with an Transition-Minimized Differential Signaling (TMDS), preferably HDMI.

The 1080p signal would take up approximately four LVDS data lanes.

The downscaled stream from the Zynq fakes being a standard camera, but without direct controls. Sensor configuration should always be done via Zynq. A partial sensor control will be achieved via a SPI connection between K1 and Zynq.




7.2 Deliverables

D1.3 Ecosystem Launch - University Applied Arts Vienna

D1.4 Data Management Plan - University Applied Arts Vienna

D2.1 ISFES Hardware Design - af inventions

D2.2 ISFES Hardware Manufacturing - apertus°

D2.3 ISFES Software - Antmicro V2

D3.1 IPS Hardware Design - af inventions V2

D3.2 IPS Power Supply Hardware - af inventions V2

D3.3 IPS Hardware Manufacturing - apertus° V2

D3.4 IPS Software - Antmicro V2

D4.1 OS Linux - Antmicro V2

D4.2 OS Android - Antmicro

D5.1 IOIS Hardware Design - af inventions V2

D5.2 IOIS Hardware Manufacturing - apertus° V2

D5.3 IOIS Software - Antmicro V2

D6.1 CELM Enclosure Design - Denz V2

D6.2 CELM Lens Design - Denz V2




This page is work in progress.




7.3 Mandatory on all publications

EU-emblem.png

This project has received funding from the European Union’s Horizon 2020 research and innovation programme under grant agreement No 645560