Search results

Jump to: navigation, search

Page title matches

Page text matches

  • ...ng (up to 1080p60 4:4:4 output) via 4 LVDS channels directly from the FPGA/Zynq on the Microzed (no intermediate HDMI chip is used). AXIOM Beta can accommo * Video signal directly generated by Zynq fabric (Xilinx Zynq on Microzed™)
    2 KB (297 words) - 14:45, 17 October 2022
  • ...ide connection to two I/O banks on the programmable logic (PL) side of the Zynq®-7000 All Programmable SoC device. In stand-alone mode, these 100 PL I/O a ...ardened arm cores) and FPGA fabric. For us, the main reason to go with the Zynq was the availability of the MicroZed for a reasonable price.
    4 KB (570 words) - 19:06, 30 July 2019
  • AXIOM Beta mainly consist of one MicroZed ZYNQ board with two MachXO2 FPGAs and 4K camera sensor. The MicroZed is a FPGA-A ...have been designed by us (includes the main board wich need a driver). The ZYNQ (on the MicroZed) has two hardened ARM cores, which run Linux on the AXIOM
    6 KB (1,168 words) - 08:04, 20 June 2017
  • ...OM Beta. The HDL could be placed as a direct interface integrated into the ZYNQ design or into a separate FPGA acting as a full sensor emulation.
    757 bytes (114 words) - 08:52, 28 August 2021
  • ...ips and components are also operating at different temperature ranges. The Zynq for example has a rather hot operation range but the image sensor is meant The Zynq will work relatively fine up to 90°C, although that is a little high for n
    6 KB (895 words) - 09:06, 1 October 2023
  • ...lable band width based on priority based task scheduling. This will enable ZYNQ system to directly control peripherals of interface extender MACHXO2 over s
    829 bytes (116 words) - 05:59, 21 July 2020
  • ...required for plugin modules, shields and CSOs without sacrificing valuable Zynq GPIOs. ...elds both have 10 North and 10 South GPIOs). LVDS paired directly from the Zynq can then be considered high speed, i.e. 1Gbit/s guaranteed and up to 1.5Gbi
    4 KB (708 words) - 16:55, 19 September 2023
  • Since we are using ZYNQ, we recommend to use the QEMU provided by Xilinx. The Xilinx Zynq QEMU source code is available on the Xilinx Git server. You can download th
    5 KB (756 words) - 21:47, 4 July 2017
  • ...odules, shields and the center solder on area without sacrificing valuable Zynq GPIOs.
    2 KB (256 words) - 17:47, 31 August 2020
  • Most likely a Zynq 7030 FPGA + dual ARM core System on Chip (SoC). ...ernal screen (preferrably with touchscreen support). Communication between Zynq and Tegra happens over Serial Protocol Interface (SPI).
    9 KB (1,428 words) - 19:04, 14 May 2018
  • Read Temperature on Zynq: ZYNQ Temp 49.9545 °C
    4 KB (649 words) - 07:50, 4 September 2017
  • ...requires Multi-Gigabit-Transceivers (MGTs) which are not available on the Zynq 7020. In addition it requires an Open Source FPGA implementation -> [https: ...erface. Requires Multi-Gigabit-Transceivers which are not available on the Zynq 7020.
    3 KB (542 words) - 10:27, 18 June 2017
  • ''"AXIOM Micro uses a Xilinx Zynq FPGA SoC but this has been implemented using low-cost components. Naturally ...ed functionality (no plugin modules) available without the zturn lite (the ZYNQ FPGA board) connected, so that the AXIOM Micro can be used as USB 3 webcam
    6 KB (920 words) - 21:45, 3 February 2022
  • [[category: Zynq]]
    4 KB (553 words) - 18:35, 18 December 2021
  • * [[Zynq Development Boards]]
    4 KB (389 words) - 22:50, 26 December 2014
  • [[category: Zynq]]
    9 KB (1,197 words) - 18:54, 24 September 2019
  • ** [[Zynq Development Boards]]
    4 KB (516 words) - 21:00, 17 May 2019
  • Read Temperature on Zynq: ZYNQ Temp 49.9545 °C
    7 KB (924 words) - 12:09, 14 October 2018
  • | style="width: 50%"| [[Zynq_Development_Boards | Zynq Boards]]
    4 KB (466 words) - 12:10, 3 February 2022
  • ...on top of the enclosure has shown significant improvements in keeping the Zynq at a constant temperature. The Zynq will work relatively fine up to 85°C, although that is a little high for n
    14 KB (2,357 words) - 14:58, 11 January 2024

View (previous 20 | next 20) (20 | 50 | 100 | 250 | 500)